# Design and Construction of an Optoelectronic Crossbar Switch Containing a Terabit per Second Free-Space Optical Interconnect

Andrew C. Walker, Marc P. Y. Desmulliez, Associate Member, IEEE, Mark G. Forbes, Stuart J. Fancey, Gerald S. Buller, Mohammad R. Taghizadeh, Julian A. B. Dines, C. R. Stanley, Giovanni Pennelli, Adam R. Boyd, Paul Horan, Declan Byrne, John Hegarty, Sven Eitel, Hans-Peter Gauggel, K.-H. Gulden, Alain Gauthier, Philippe Benabes, Member, IEEE, Jean-Louis Gutzwiller, and Michel Goetz

(Invited Paper)

*Abstract*— The completed detailed design and initial phases of construction of an optoelectronic crossbar demonstrator are presented. The experimental system uses hybrid very large scale integrated optoelectronics technology whereby InGaAs-based detectors and modulators are flip-chip bonded onto silicon integrated circuits. The system aims to demonstrate (a 1-Tb/s aggregate data input/output to a single chip by means of freespace optics.

Index Terms-OE-VLSI, Optical interconnects, smart-pixels.

## I. INTRODUCTION

THE COMPLETED design of a demonstrator system being developed to explore the capabilities of optoelectronic interconnects based on hybrid integrated circuits (III–V semiconductor on silicon-CMOS) and free-space parallel optical connections is described in this paper. A major aim of this paper is to investigate the use of such a technology to provide aggregate input/output (I/O) data-rates to a conventional CMOS chip in the terabits per second domain. Interfaces

Manuscript received November 24, 1998; revised March 22, 1999. The project SPOEC was supported by the European Union under the ESPRIT proactive scheme: Microelectronics Advanced Research Initiative (MEL-ARI) Opto-Cluster. The work of M. P. Y. Desmulliez was supported by NATO under Grant CRG 961061.

A. C. Walker, M. G. Forbes, S. J. Fancey, G. S. Buller, and M. R. Taghizadeh are with the Department of Physics, Heriot-Watt University, Edinburgh EH14 4AS, Scotland, U.K.

M. P. Y. Desmulliez and J. A. B. Dines are with the Department of Computing and Electrical Engineering, Heriot-Watt University, Edinburgh EH14 4AS, Scotland, U.K.

C. R. Stanley, G. Pennelli, and A. R. Boyd are with the Department of Electronics and Electrical Engineering, University of Glasgow, Glasgow G12 8QQ, Scotland, U.K.

P. Horan, D. Byrne, and J. Hegarty are with the Department of Physics, Trinity College, Dublin 2, Ireland.

S. Eitel, H.-P. Gauggel, and K.-H. Gulden are with the Centre Suisse d'ElectroMécanique (CSEM), Zürich CH-8048, Switzerland.

A. Gauthier and P. Benabes are with the Ecole Supérieure d'Electricité, F-91192 Gif sur Yvette Cedex, France.

J.-L. Gutzwiller and M. Goetz are with the Ecole Supérieure d'Electricité, F-57078 Metz Cedex 3, France.

Publisher Item Identifier S 1077-260X(99)06060-8.

working on the scale of terabits per second and above will be required to meet the I/O requirements of future generation integrated circuits and switching systems [1] but calculations have shown [2], [3] that electrical interconnects have fundamental difficulties, arising from the skin effect, in achieving links of these bandwidths over distances of several centimeters. While state-of-the-art CMOS already offers production electronic interface technology with a capacity of 160 Gb/s [4], these limitations suggest that a new technology capable of delivering an order of magnitude more bandwidth—of the order of several terabits per second—is required to meet long-term needs.

In recent years, a technology referred to as optoelectronic very large scale integration (OE-VLSI) technology has emerged as offering a potential solution to this problem. It is based on hybrid integration of surface normal optoelectronic devices with mainstream VLSI electronics using attachment techniques such as flip-chip bonding. A number of experimental demonstrator systems using this technology have been already constructed with terabits per second or near terabits per second optical interfaces [5]–[7], but fully populating these systems has been difficult and complete operation of such an interface is yet to be achieved. In addition, certain issues such as electrical crosstalk and thermal uniformity are unresolved.

In order to fully exercise such an interconnect in a realistic system context, we have chosen to construct a crossbar switch that exploits an optical fan-out of 64 input signals by a factor of 64 to provide the connectivity required by the switch matrix. With a 250-Mb/s targeted data-rate for each signal, the capacity of the internal interconnect is 1 Tb/s, while the system can be fully tested with only 64 input sources. In the course of this design, we have explored the issues that limit the design and have developed the technologies required by such free-space optical interconnects, including micro/diffractive optics, optomechanical packaging, vertical-cavity surface-emitting laser (VCSEL) and modulator fabrication and smart-pixel VLSI design.

Although the prime motivation for constructing this experimental system is to explore the potential of optical interconnect



Fig. 1. General architecture of the system demonstrator.

technology, it is nevertheless the case that crossbar switches are a good example of a system that can exploit the high connectivity offered by free-space optics. Thus, although the switch does not fully address the needs of a specific application, it remains a valuable generic architecture for considering how OE-VLSI may be used for routing applications.

In this paper, we describe the design of the system introduced above and report on the initial stages of construction and findings on some of the important issues in the design of terabits per second scale optical interfaces. The overall system architecture is described in Section II. The optical layout of the system and design of the optical demonstrator hardware are discussed in Section III. Descriptions of the VLSI switching circuit and the modulator/detector array with which it is flipchip integrated are given in Sections IV and V, respectively. The inputs to the crossbar system are provided by a VCSEL array, whose performance characteristics are given in Section VI. General conclusions are drawn in Section VII.

#### II. SYSTEM ARCHITECTURE

The demonstrator system, that has been designed as part of the European project Smart Pixel Optoelectronic Connections (SPOEC), takes the form of an optoelectronic matrix-matrix crossbar [8]. The functional schematic of such a system is shown in Fig. 1. Starting from the left-hand side, input electrical data (64 signals) are converted into optical signals by an electrically addressed 8-by-8 VCSEL array (circuit C1). Each of the 64 optical outputs from the array are themselves fanned out 64 times by an 8-by-8 fan-out diffractive optical element (DOE). The resulting set of 4096 optical signals, incident on the InGaAs optoelectronic chip (circuit C2-a) defines a partition of 64 blocks or "super-pixels" at the optoelectronic interface. Each super-pixel receives the full set of 64 optical input signals and converts these into electrical signals which are electrically fanned-in (fan-in of 64-to-1) by the silicon-based 0.6- $\mu$ m (CMOS) routing chip (circuit C3). The unique output from each super-pixel, which represents one of the original set of 64 signals, is converted back into an optical output by means of a differential pair of multiplequantum-well (MQW) spatial light modulators (circuit C2-b). The 64 output optical signals are sent, in this case, to a simple output chip composed of an array of photoreceivers (circuit C4) flip-chip bonded onto a silicon chip (circuit C5) that converts the signals to electrical outputs.

The crossbar system thus includes a  $64 \times 64$  switch matrix with optical inputs and outputs permitting nonblocking one-toone or unrestricted broadcast connectivity. The target data-rate is 250 Mb/s per channel. The system is designed as a packet switch with the routing chip configured by the packet header, which contains the address information provided as part of the optical inputs. Arbitration between those inputs which simultaneously request access to the same output is handled internally by means of a cyclic priority scheme.

In this demonstrator, a strained InGaAs on GaAs optoelectronic chip implements the optical-to-electrical and electricalto-optical conversion of the signals, thereby allowing the use of a single chip for the circuits C2-a and C2-b. The interfacing of this chip with the silicon-based routing chip is carried out by solder-bump flip-chip bonding [9]. The specified overall throughput of the switch (i.e., before fan-out) is around 16 Gb/s, corresponding to 62 250-Mb/s data inputs. The two remaining optical inputs are used for the (differential) clock signals which are distributed optically to each super-pixel [10].

It is worth noting why we chose to use a separate, opticallyconnected, output chip rather than taking the signals directly off the routing chip. Firstly, we wanted to avoid having to drive 62 signals off-chip at 250 MHz. Drivers with this performance consume significant amounts of power and take up more area than we had available on the routing chip. Secondly, this routing chip is partitioned so that the high-speed signals are local to each super-pixel, and thus all the necessary data inputs and the clock are provided optically within the superpixel area. By providing an optical output we maintain this independent structure and avoid the problem of tracking fast signals across the chip (which can lead to serious cross-talk difficulties). The advantage of optical interconnects is again demonstrated in this context by the simple manner in which the output modulators can be driven directly from the digital



Fig. 2. Optical layout of the system demonstrator.

circuitry. It is also the case that, by avoiding cross-chip highfrequency signals, this partitioning is particularly suited to scaling up in size.

## III. OPTICAL LAYOUT

#### A. Functional Description

The optical system layout [11], shown in Fig. 2, is designed to work at 956 and 1047 nm, the wavelengths of the VCSEL's and modulator readout laser, respectively. The two optical paths through the system are: 1) from the VCSEL array to switching chip (Arm 1 or input arm) and 2) from the readout laser to output chip detectors via the routing chip (Arm 2 or output arm). In the input arm, a square array of 64 optical input signals is provided by the 8-by-8 array of VCSEL's. The output from the VCSEL's is partially collimated (increased in f/number from 3 to 6.7 at 95% power gathered) using a refractive microlens array. A multi-element bulk lens (Lens 1) collimates the 64 beams. These beams are then fanned-out to form an  $8 \times 8$  array by a diffractive optical element (DOE1) and directed toward the routing chip by two polarizing beamsplitters (PBS-A and PBS-B) which operate as polarization-independent reflectors at the VCSEL wavelength. A second multi-element bulk lens (Lens 2) images the 64  $\times$  64 array of optical signals onto the single-ended detectors of the routing chip. The collimated and polarized beam from the read laser (Nd:YLF) is fanned-out to an  $8 \times 16$ array by DOE2 and passed through PBS-A which is operating as a polarizing beamsplitter at this 1047 nm wavelength. A quarter wave plate ( $\lambda/4$  in Fig. 2) circularizes the polarization before Lens 2 images the read beams onto the  $8 \times 8$  array of differential modulators that form the output from the routing chip. Reflected light from the modulators is collected by Lens 2, converted to a polarization orthogonal to the input by the quarter-waveplate and reflected by PBS-A. To permit PBS-B to be an identical design to PBS-A, a half-wave plate  $(\lambda/2)$ polarization rotator is inserted between them. Lens 3 images the output beams onto a matching  $8 \times 8$  array of differential detectors on the output chip.

Binary phase gratings are preferred over multi-level gratings for all the diffractive components because they provide very effective zeroth-order suppression despite their lower efficiency. This is essential to avoid optical crosstalk where the zeroth-



Fig. 3. 3-D rendering of the optomechanical arrangement of the designed system baseplate.

order image of the input signals overlaps with quadrants of the four central super-pixels. The use of diffractive optics in an optoelectronic interconnect requires that critical wavelength stability and array uniformity are maintained to ensure correct alignment of the beams onto the detectors. In this system the uniformity across the VCSEL array needs to be  $\Delta\lambda \leq 1$ nm. The optical components are mounted using the slotplate approach [12]. A baseplate has been designed with V-grooves in which the barrel mounted components sit. The advantages of this scheme include the ease of focal adjustment combined with good stability. The three circuit boards that hold the VCSEL, routing and output chips are mounted on adjustable brackets for fine angular and positional control. The entire optomechanical system, shown in Fig. 3, fits into a box approximately 30 cm  $\times$  20 cm  $\times$  10 cm in dimension. For compactness, the continuous-wave Nd:YLF laser which provides the modulator read beams is mounted below the optical baseplate.

### B. Optical Design

A telecentric 4-f imaging system, composed of custom-made multi-element lenses, conveys the signals from the VCSEL array to the InGaAs/CMOS routing chip. A second 4-f relay images the outputs from the routing chip to the output chip. The specifications for the three lenses that make up this system (see Fig. 2) are shown in Table I. Lenses 1 and 2 are five-element telecentric anastigmatic lenses, developed from earlier designs [13] using the CODE V ray-tracing software. A particularly demanding aspect of the optical design is the requirement that Lens 2 has excellent image quality over the wavelength range 956–1047 nm to ensure good performance for both the input (VCSEL) and read (Nd:YLF) beams. The output Lens 3 is an adaptation of Reiley and Sasian's lens [14].

Lens 2 has to be well-corrected over a large field (17.5mm diagonal). This requirement led us to choose an f/4 lens after working through the trade-offs inherent in compound lens design. Lens 1 was then required to be f/6.7 to demagnify the

 TABLE I

 Key Parameters of the Multielement Bulk Lenses

|        | f/# | Focal<br>Length<br>(mm) | Field<br>(mm) | Optimised at<br>wavelength(s)<br>(nm) |
|--------|-----|-------------------------|---------------|---------------------------------------|
| Lens 1 | 6.7 | 100.5                   | 3             | 956                                   |
| Lens 2 | 4   | 60.0                    | 17.5          | 956 and 1047                          |
| Lens 3 | 2   | 30.0                    | 8             | 1047                                  |

data channel separation from the 250- $\mu$ m VCSEL pitch to the 149.5- $\mu$ m pitch of the detectors on the routing chip. In turn, a further demagnification is desirable between the switching chip and the output chip to minimize the area of the output chip. The use of microlenses on the VCSEL chip is required since the multimode emission from the VCSEL's contains 95% of the output power in a cone of Numerical Aperture (NA) 0.17. To collect this optical power with a single bulk lens would present challenges to later optical elements so it was decided to split the collimation function between an 8 × 8 array of refractive microlenses ( $f = 880 \ \mu$ m, diameter 162  $\mu$ m) and the following bulk Lens 1. The fused-silica microlenses are operated at f/3 to reduce the NA of the beams to 0.075 and thus match the NA of Lens 1.

Modeling of the two arms of the system has shown that we can expect spot diameters at the detectors on the switching chip of 19  $\mu$ m (90% enclosed energy). The expected spot sizes for the read beams at the modulators (80%) are 26  $\mu$ m and the reflection from these is imaged to 13- $\mu$ m (80%) spots on the output chip detectors. All of these dimensions are taken at the extremes of the imaged field. When manufacturing and assembly tolerances are included in the model, the required diameter for these three devices is expected to be 24, 28, and 18  $\mu$ m, respectively. Following this analysis, and allowing for alignment margins, device diameters of 35  $\mu$ m have been specified for the modulators and detectors on the switching and output chips.

Discrimination between the two wavelengths used is required within the system. While the 1047-nm beam from the Nd:YLF read laser can be polarization routed, the InGaAs VC-SEL array is not polarization controlled. The two beamsplitters therefore need to act as PBS's at 1047 nm and as lossless polarization-independent reflectors at 956 nm to route the VCSEL emission efficiently. In addition, the large number of beams incident on the routing chip, combined with the degree of fan-out, requires that these beam-splitters operate over the relatively wide incident cone angle of  $\pm 7.5^{\circ}$ . The chosen PBS design is based on an air-spaced construction [15], rather than the usual cemented glass cube configuration, to exploit the inherent asymmetry and thus improve the performance. The materials used for the high/low refractive index coatings are TiO<sub>2</sub> (n = 2.45) and SiO<sub>2</sub> (n = 1.45). 27 layers were coated on a substrate of B270 (n = 1.51) resulting in a total thickness of 4.7  $\mu$ m. Experimental tests of the fabricated beamsplitters have shown a contrast greater than 2:1 between s and p polarization reflection at 1047 nm and, importantly, more than 99% reflectivity of both s and p polarizations at 956 nm. These characteristics are maintained over a 16° angular



Fig. 4. Theoretical and experimental reflectivity coefficient spectra of the polarizing beamsplitters developed for routing optical signals through the system.



Fig. 5. Physical layout of one super-pixel on the CMOS routing chip.

range centered at  $45^{\circ}$ . The designed and measured spectral performances are shown in Fig. 4. It should be noted that, on the InGaAs/CMOS routing chip, the modulators in each differential pair are orientated vertically to reduce the influence of nonuniform beam splitter performance as a function of field angle at 1047 nm.

There is scope for significant increase of the density of data channels relayed by optical schemes of the type described here. The spot size predictions above indicate that a receiver array on a pitch of 50  $\mu$ m could be addressed, allowing data communication rates in the order of 10 Tb/s using the lenses described above. This would require considerably more dense electronic design at the routing chip than currently but indicates the potential of free-space optical relay of data.

# C. Optical Power Budget

A calculated optical power budget for the demonstrator system is shown in Table II. The optical power reaching the routing chip is of critical importance to ensure that sufficient

| Arm 1                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 | Efficiency                                                                                                                                                | Power after<br>Element (µW)                                                                                                                                             |
|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Output of single VCSEL                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |                                                                                                                                                           | 1250.00                                                                                                                                                                 |
| Coupling of VCSEL output by refractive microlens                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      | 93%                                                                                                                                                       | 1162.50                                                                                                                                                                 |
| Collimating Lens (Lens 1)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | 97.5%                                                                                                                                                     | 1133.44                                                                                                                                                                 |
| Risley Prisms (one pair)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | 98.8%                                                                                                                                                     | 1119.84                                                                                                                                                                 |
| 8x8 fanout DOE 1 (division by 64)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     | 1/64                                                                                                                                                      | 17.50                                                                                                                                                                   |
| 8x8 fanout DOE 1 (efficiency)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         | 60.0%                                                                                                                                                     | 10.50                                                                                                                                                                   |
| PBS-B (reflection, average of s and p)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | 98.7%                                                                                                                                                     | 10.36                                                                                                                                                                   |
| Half wave plate                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       | 98.0%                                                                                                                                                     | 10.15                                                                                                                                                                   |
| PBS-A (reflection, average of s and p)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | 98.7%                                                                                                                                                     | 10.02                                                                                                                                                                   |
| Quarter wave plate                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    | 98.0%                                                                                                                                                     | 9.82                                                                                                                                                                    |
| Focussing Lens (Lens 2)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | 97.5%                                                                                                                                                     | 9.58                                                                                                                                                                    |
| Coupling into detectors                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | 90.0%                                                                                                                                                     | 8.62                                                                                                                                                                    |
| Optical Power at detector on InGaAs chip                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |                                                                                                                                                           | 8.62                                                                                                                                                                    |
| External Ouantum Efficiency                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           | 70%                                                                                                                                                       | 6.03µW                                                                                                                                                                  |
| Ideal Responsivity (A/W)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | 0.77                                                                                                                                                      | 4.65µA                                                                                                                                                                  |
| Photocurrent expected from Detector                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |                                                                                                                                                           | 4.65µA                                                                                                                                                                  |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |                                                                                                                                                           |                                                                                                                                                                         |
| Arm 2                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 | Efficiency                                                                                                                                                | Power after<br>Element (mW)                                                                                                                                             |
| Arm 2<br>Read beam optical power at 1047nm                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            | Efficiency                                                                                                                                                | Power after<br>Element (mW)<br>500.00                                                                                                                                   |
| Arm 2 Read beam optical power at 1047nm Risley Prisms (one pair)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      | Efficiency<br>98.8%                                                                                                                                       | Power after<br>Element (mW)<br>500.00<br>494.00                                                                                                                         |
| Arm 2<br>Read beam optical power at 1047nm<br>Risley Prisms (one pair)<br>8x16 fanout DOE 2 (division by 8x8 modulator pairs)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         | Efficiency<br>98.8%<br>1/64                                                                                                                               | Power after<br>Element (mW)<br>500.00<br>494.00<br>7.72                                                                                                                 |
| Arm 2<br>Read beam optical power at 1047nm<br>Risley Prisms (one pair)<br>8x16 fanout DOE 2 (division by 8x8 modulator pairs)<br>8x16 fanout DOE 2 (efficiency)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       | Efficiency<br>98.8%<br>1/64<br>60.0%                                                                                                                      | Power after<br>Element (mW)<br>500.00<br>494.00<br>7.72<br>4.63                                                                                                         |
| Arm 2<br>Read beam optical power at 1047nm<br>Risley Prisms (one pair)<br>8x16 fanout DOE 2 (division by 8x8 modulator pairs)<br>8x16 fanout DOE 2 (efficiency)<br>PBS-A (transmission)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | Efficiency<br>98.8%<br>1/64<br>60.0%<br>60.0%                                                                                                             | Power after<br>Element (mW)<br>500.00<br>494.00<br>7.72<br>4.63<br>2.78                                                                                                 |
| Arm 2<br>Read beam optical power at 1047nm<br>Risley Prisms (one pair)<br>8x16 fanout DOE 2 (division by 8x8 modulator pairs)<br>8x16 fanout DOE 2 (efficiency)<br>PBS-A (transmission)<br>Quarter wave plate                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         | Efficiency<br>98.8%<br>1/64<br>60.0%<br>60.0%<br>98.0%                                                                                                    | Power after<br>Element (mW)<br>500.00<br>494.00<br>7.72<br>4.63<br>2.78<br>2.72                                                                                         |
| Arm 2<br>Read beam optical power at 1047nm<br>Risley Prisms (one pair)<br>8x16 fanout DOE 2 (division by 8x8 modulator pairs)<br>8x16 fanout DOE 2 (efficiency)<br>PBS-A (transmission)<br>Quarter wave plate<br>Focussing Lens (Lens 2)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | Efficiency<br>98.8%<br>1/64<br>60.0%<br>60.0%<br>98.0%<br>97.5%                                                                                           | Power after<br>Element (mW)<br>500.00<br>494.00<br>7.72<br>4.63<br>2.78<br>2.72<br>2.66                                                                                 |
| Arm 2         Read beam optical power at 1047nm         Risley Prisms (one pair)         8x16 fanout DOE 2 (division by 8x8 modulator pairs)         8x16 fanout DOE 2 (division by 8x8 modulator pairs)         8x16 fanout DOE 2 (efficiency)         PBS-A (transmission)         Quarter wave plate         Focussing Lens (Lens 2)         Coupling onto modulators                                                                                                                                                                                                                                                                                                                                                                                                                                                              | Efficiency 98.8% 1/64 60.0% 60.0% 98.0% 97.5% 80.0%                                                                                                       | Power after<br>Element (mW)<br>500.00<br>494.00<br>7.72<br>4.63<br>2.78<br>2.72<br>2.66<br>2.12                                                                         |
| Arm 2         Read beam optical power at 1047nm         Risley Prisms (one pair)         8x16 fanout DOE 2 (division by 8x8 modulator pairs)         8x16 fanout DOE 2 (efficiency)         PBS-A (transmission)         Quarter wave plate         Focussing Lens (Lens 2)         Coupling onto modulators         Differential Modulation by InGaAs chip (30-60%)                                                                                                                                                                                                                                                                                                                                                                                                                                                                  | Efficiency 98.8% 1/64 60.0% 60.0% 98.0% 97.5% 80.0% 30.0%                                                                                                 | Power after<br>Element (mW)<br>500.00<br>494.00<br>7.72<br>4.63<br>2.78<br>2.72<br>2.66<br>2.12<br>0.64                                                                 |
| Arm 2<br>Read beam optical power at 1047nm<br>Risley Prisms (one pair)<br>8x16 fanout DOE 2 (division by 8x8 modulator pairs)<br>8x16 fanout DOE 2 (efficiency)<br>PBS-A (transmission)<br>Quarter wave plate<br>Focussing Lens (Lens 2)<br>Coupling onto modulators<br>Differential Modulation by InGaAs chip (30-60%)<br>Collimating Lens (Lens 2)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  | Efficiency<br>98.8%<br>1/64<br>60.0%<br>60.0%<br>98.0%<br>97.5%<br>80.0%<br>30.0%<br>97.5%                                                                | Power after<br>Element (mW)<br>500.00<br>494.00<br>7.72<br>4.63<br>2.78<br>2.72<br>2.66<br>2.12<br>0.64<br>0.62                                                         |
| Arm 2<br>Read beam optical power at 1047nm<br>Risley Prisms (one pair)<br>8x16 fanout DOE 2 (division by 8x8 modulator pairs)<br>8x16 fanout DOE 2 (efficiency)<br>PBS-A (transmission)<br>Quarter wave plate<br>Focussing Lens (Lens 2)<br>Coupling onto modulators<br>Differential Modulation by InGaAs chip (30-60%)<br>Collimating Lens (Lens 2)<br>Quarter wave plate                                                                                                                                                                                                                                                                                                                                                                                                                                                            | Efficiency<br>98.8%<br>1/64<br>60.0%<br>60.0%<br>98.0%<br>97.5%<br>80.0%<br>30.0%<br>97.5%<br>98.0%                                                       | Power after<br>Element (mW)<br>500.00<br>494.00<br>7.72<br>4.63<br>2.78<br>2.72<br>2.66<br>2.12<br>0.64<br>0.62<br>0.61                                                 |
| Arm 2         Read beam optical power at 1047nm         Risley Prisms (one pair)       8x16 fanout DOE 2 (division by 8x8 modulator pairs)         8x16 fanout DOE 2 (division by 8x8 modulator pairs)       8x16 fanout DOE 2 (efficiency)         PBS-A (transmission)       Quarter wave plate         Focussing Lens (Lens 2)       Coupling onto modulators         Differential Modulation by InGaAs chip (30-60%)       Collimating Lens (Lens 2)         Quarter wave plate       PBS-A (reflection)                                                                                                                                                                                                                                                                                                                          | Efficiency<br>98.8%<br>1/64<br>60.0%<br>60.0%<br>98.0%<br>97.5%<br>80.0%<br>30.0%<br>97.5%<br>98.0%<br>98.0%                                              | Power after<br>Element (mW)<br>500.00<br>494.00<br>7.72<br>4.63<br>2.78<br>2.72<br>2.66<br>2.12<br>0.64<br>0.62<br>0.61<br>0.58                                         |
| Arm 2         Read beam optical power at 1047nm         Risley Prisms (one pair)       8x16 fanout DOE 2 (division by 8x8 modulator pairs)         8x16 fanout DOE 2 (division by 8x8 modulator pairs)       8x16 fanout DOE 2 (division by 8x8 modulator pairs)         8x16 fanout DOE 2 (division by 8x8 modulator pairs)       8x16 fanout DOE 2 (division by 8x8 modulator pairs)         9BS-A (transmission)       Quarter wave plate         Focussing Lens (Lens 2)       Coupling onto modulators         Differential Modulation by InGaAs chip (30-60%)       Collimating Lens (Lens 2)         Quarter wave plate       PBS-A (reflection)         Half wave plate       PBS-A (reflection)                                                                                                                              | Efficiency<br>98.8%<br>1/64<br>60.0%<br>60.0%<br>98.0%<br>97.5%<br>80.0%<br>97.5%<br>98.0%<br>98.0%                                                       | Power after<br>Element (mW)<br>500.00<br>494.00<br>7.72<br>4.63<br>2.78<br>2.72<br>2.66<br>2.12<br>0.64<br>0.62<br>0.61<br>0.58<br>0.57                                 |
| Arm 2         Read beam optical power at 1047nm         Risley Prisms (one pair)       8x16 fanout DOE 2 (division by 8x8 modulator pairs)         8x16 fanout DOE 2 (division by 8x8 modulator pairs)       8x16 fanout DOE 2 (division by 8x8 modulator pairs)         8x16 fanout DOE 2 (division by 8x8 modulator pairs)       8x16 fanout DOE 2 (division by 8x8 modulator pairs)         9BS-A (transmission)       Quarter wave plate         Focussing Lens (Lens 2)       Coupling onto modulators         Differential Modulation by InGaAs chip (30-60%)       Collimating Lens (Lens 2)         Quarter wave plate       PBS-A (reflection)         Half wave plate       PBS-B (transmission)                                                                                                                            | Efficiency<br>98.8%<br>1/64<br>60.0%<br>60.0%<br>98.0%<br>97.5%<br>80.0%<br>97.5%<br>98.0%<br>97.5%<br>98.0%<br>96.0%<br>98.0%<br>60.0%                   | Power after<br>Element (mW)<br>500.00<br>494.00<br>7.72<br>4.63<br>2.78<br>2.72<br>2.66<br>2.12<br>0.64<br>0.62<br>0.61<br>0.58<br>0.57<br>0.34                         |
| Arm 2         Read beam optical power at 1047nm         Risley Prisms (one pair)       8x16 fanout DOE 2 (division by 8x8 modulator pairs)         8x16 fanout DOE 2 (division by 8x8 modulator pairs)       8x16 fanout DOE 2 (division by 8x8 modulator pairs)         8x16 fanout DOE 2 (division by 8x8 modulator pairs)       8x16 fanout DOE 2 (division by 8x8 modulator pairs)         9BS-A (transmission)       Quarter wave plate         Focussing Lens (Lens 2)       Coupling onto modulators         Differential Modulation by InGaAs chip (30-60%)       Collimating Lens (Lens 2)         Quarter wave plate       PBS-A (reflection)         Half wave plate       PBS-B (transmission)         Risley Prisms (one Pair)       Risley Prisms (one Pair)                                                            | Efficiency<br>98.8%<br>1/64<br>60.0%<br>60.0%<br>98.0%<br>97.5%<br>80.0%<br>97.5%<br>98.0%<br>97.5%<br>98.0%<br>96.0%<br>98.0%<br>60.0%<br>98.8%          | Power after<br>Element (mW)<br>500.00<br>494.00<br>7.72<br>4.63<br>2.78<br>2.72<br>2.66<br>2.12<br>0.64<br>0.62<br>0.61<br>0.58<br>0.57<br>0.34<br>0.34                 |
| Arm 2         Read beam optical power at 1047nm         Risley Prisms (one pair)       8x16 fanout DOE 2 (division by 8x8 modulator pairs)         8x16 fanout DOE 2 (division by 8x8 modulator pairs)       8x16 fanout DOE 2 (division by 8x8 modulator pairs)         8x16 fanout DOE 2 (division by 8x8 modulator pairs)       8x16 fanout DOE 2 (division by 8x8 modulator pairs)         9BS-A (transmission)       Quarter wave plate         Focussing Lens (Lens 2)       Coupling onto modulators         Differential Modulation by InGaAs chip (30-60%)       Collimating Lens (Lens 2)         Quarter wave plate       PBS-A (reflection)         Half wave plate       PBS-B (transmission)         Risley Prisms (one Pair)       Focussing Lens (Lens 3)                                                             | Efficiency<br>98.8%<br>1/64<br>60.0%<br>60.0%<br>98.0%<br>97.5%<br>80.0%<br>97.5%<br>98.0%<br>97.5%<br>98.0%<br>96.0%<br>98.0%<br>60.0%<br>98.8%<br>98.0% | Power after<br>Element (mW)<br>500.00<br>494.00<br>7.72<br>4.63<br>2.78<br>2.72<br>2.66<br>2.12<br>0.64<br>0.62<br>0.61<br>0.58<br>0.57<br>0.34<br>0.34<br>0.33         |
| Arm 2         Read beam optical power at 1047nm         Risley Prisms (one pair)         8x16 fanout DOE 2 (division by 8x8 modulator pairs)         8x16 fanout DOE 2 (division by 8x8 modulator pairs)         8x16 fanout DOE 2 (division by 8x8 modulator pairs)         8x16 fanout DOE 2 (division by 8x8 modulator pairs)         8x16 fanout DOE 2 (division by 8x8 modulator pairs)         8x16 fanout DOE 2 (division by 8x8 modulator pairs)         8x16 fanout DOE 2 (division by 8x8 modulator pairs)         8x16 fanout DOE 2 (division by 8x8 modulator pairs)         8x16 fanout DOE 2 (division by 8x8 modulator pairs)         PBS-A (transmission)         Quarter wave plate         PBS-A (tenetion)         Page Pairs (ne Pair)         Pocussing Lens (Lens 3)         Coupling onto output detector pair | Efficiency<br>98.8%<br>1/64<br>60.0%<br>60.0%<br>98.0%<br>97.5%<br>80.0%<br>30.0%<br>97.5%<br>98.0%<br>98.0%<br>60.0%<br>98.8%<br>98.0%<br>98.0%<br>98.0% | Power after<br>Element (mW)<br>500.00<br>494.00<br>7.72<br>4.63<br>2.78<br>2.72<br>2.66<br>2.12<br>0.64<br>0.62<br>0.61<br>0.58<br>0.57<br>0.34<br>0.34<br>0.33<br>0.30 |

 TABLE II

 Optical Power Budgets in the Input and Output Arms of the System Demonstrator

photocurrent is available for the silicon receivers to operate as designed. In the table, power losses are indicated in the two optical paths shown in Fig. 2. The values tabulated are those at an extreme field angle corresponding to the worst case for beamsplitter performance. Because of the limited output power of the VCSEL's and the large fan-out, arm 1 is the most critical in terms of power budget. Hence, the stringent requirements on PBS reflectivity at 956 nm and the adoption of composite collimation optics for the VCSEL's. The predicted 8.6- $\mu$ W optical power on each of the routing chip detectors and the resulting photocurrent of 4.7  $\mu$ A, is expected to permit operation with a satisfactory margin.

## IV. ELECTRONIC DESIGN

Hybrid OE-VLSI technology imposes a certain number of constraints on the layout of the silicon electronics. For example, the positioning of the photoreceiver circuits, modulator drivers and the solder-bump pads required for flipchip assembly, puts stringent constraints on the placement of electronic circuits with the two metal layer process chosen for fabrication. In addition the maximum die size permitted by the silicon process has implications on the degree of smartness of the super pixel. The physical organization of the electronic chip is discussed in this section in the light of these constraints. A description of the transceivers is also given, along with their predicted performance and the key design issues relevant to designing a terabits per second OE interface.

## A. Digital Circuit Design

1) Physical Organization of the Super-Pixel: The physical partitioning inherent in smart pixel technology makes the layout of the super pixel easily recognizable. The CMOS routing chip consists of 64 super-pixels, each of them divided into four blocks of 16 pixels as shown in Fig. 5. The overall dimension of the super pixel is 1614.5  $\mu$ m in the x and y directions with a pixel pitch of 149.5  $\mu$ m. This leaves a crosslike area into which is fitted the logic global to the super pixel (in the horizontal branch) and routing of internal signals and power cells (in the vertical branch). The input, solder-bump, bond pads have 18- $\mu$ m diameter and 149.5- $\mu$ m pitch. The output bond pads for the modulators are spaced at half the super pixel pitch.



Fig. 6. Functional block diagram of one super-pixel within the CMOS routing chip.



Fig. 7. Timing diagram for the header plus data, and the clock and synchronization signal.

2) Description of the Super-Pixel: The functional configuration of one super-pixel is shown in Fig. 6. This architecture encompasses input and output interface circuits ( $I_e$  and  $I_s$ , respectively) an address decoder for each channel, a cyclic priority encoding block piloted by a 6-bit counter and a multiplexer which routes the selected input toward the light modulator acting as the output device for the super pixel. Each super-pixel includes two clock pixels (differential optical signal), 62 input data pixels, two output amplifiers for the modulators, and scan path test logic for monitoring the address decoders and multiplexers. The input and output interface circuits are, respectively, analog receivers and modulator drivers. Because of their importance in optoelectronic hybrid-VLSI technology, they are discussed in more detail in Section IV-B.

Input data at each of the detectors are bit serial and organized into packets of arbitrary but equal length for all the channels. Each packet consists of a header section and a data section. The 7-bit header consists of a flag which specifies a valid address and a 6-bit address  $(A_5 \cdots A_0)$  which identifies the destination of the packet. There is a gap between header and payload (2 clock cycles) to allow additional time for proper multiplexer switching. Each super-pixel has its own address and thus all received packets with an

address that matches are considered for output. However, only the highest priority packet is successfully transmitted to the output modulator. This optically embedded routing mechanism associated with super pixel level arbitration of simultaneous output requests, removes the need for a global electronic control. It also avoids routing over long tracks across the chip and keeps all control signals local to a super-pixel. Another key aspect of this smart pixel architecture is the optical clock distribution to each of the super-pixels. This also avoids global routing across the chip and helps to minimize clock skew, potentially allowing higher clock rates.

The design of the arbitration scheme has been implemented so as not to compromise the performance of the data routing or the address decoding circuitry. An asynchronous arbitration ring, using a cyclic address encoder tree, is chosen over a random priority scheme since it requires less space on the chip and is simpler to test. No provision has been made, on the switching chip, for the buffering of data discarded during arbitration or for feeding back to the input information on the loss of the discarded packets.

A specific external electrical signal (*sync* in Fig. 7) indicates the beginning of an address. It should be noted that it is the only external signal needed to synchronize operation of all the super pixels. Consequently this signal is distributed over the whole circuit through long tracks but provided the first active clock edge arrives after *sync* has settled at each super pixel there is no problem regarding the propagation delay of this signal. Thus, the frame rate is affected but not the data rate of the payload. Since data transmission is asynchronous, the clock signal is only needed during address decoding phase. This helps in minimizing power consumption of the circuit.

3) Layout and Packaging of the Chip: The overall chip (14580  $\times$  15640  $\mu$ m) has been designed on a 0.6- $\mu$ m technology from Austrian Mikro Systems. The core logic of the super pixel is surrounded by horizontal and vertical power supply tracks (120  $\mu$ m wide). The chip package is a PGA256 cavity-up carrier. 128 pins are devoted to digital power supply; 18 to digital signals including a global reset signal, a global synchronization signal, and 16 other test signals. 100 pins are devoted to analog power supply and bias signals.

#### B. Analog Design of Optoelectronic Receivers

The routing chip uses two types of receiver to amplify the detected photocurrent to a standard digital logic level: a single-ended receiver for the data channels and a differential receiver for the clock channel. The data receiver uses a simple, single-ended, dc-coupled transimpedance design similar to that described in [16]. The data receivers are designed to have a typical power consumption of 2.5-mW each, giving a total peak power consumption of 10 W during header decoding. The constraint of a two-level metal silicon process restricted the total width available for power analog supplies to approximately 40 m per pixel. The voltage drop due to the resistance of the power supply rails between the edge and the centre of the chip placed the primary limit on the receiver supply current. The average power consumption is reduced by selectively disabling receivers during data reception according to whether the packet address matched the super-pixel address.

Electrical tests of a prototype data receiver indicate a minimum sensitivity of 5- $\mu$ A peak photocurrent at a data rate of 100 Mb/s (Fig. 8). The limited operating speed and the pattern-dependent-jitter in the eye diagrams were due to the low transit frequency of the on-chip, long-channel transistor that was used to generate the small input current for electrical testing; calculations predict a roll-off at about 40 MHz. Simulations indicate that the receiver itself operates to 200 Mb/s. The receiver sensitivity is limited by the dc offset arising from transistor mismatch rather than thermal noise. Our simulations indicate that the system will operate at a bit error rate as low as  $10^{-12}$ . The design included in the final routing chip was modified to slightly improve sensitivity to 3.5  $\mu$ A, matching the requirements of the optical power budget.

The clock receiver uses an electrically differential transimpedance receiver (Fig. 9). The two-beam implementation allows a higher bandwidth at the same photocurrent per diode for the clock channel so that it can support a 250-MHz return-to-zero (RZ) clock waveform (equivalent to a 500-Mb/s data stream). It also allows the two clock VCSEL's to be biased close to or slightly above threshold to reduce turn-on delay. Two single-ended transimpedance front-ends



Fig. 8. Eye diagram showing the buffered output of an electrical test version of the data receiver, 100-Mb/s 5.0- $\mu$ A peak input current.



Fig. 9. Simplified schematic of the electrically differential clock receiver circuit with a transconductance-transimpedance postamplifier.

are followed by a differential transconductance amplifier; the currents are subtracted at node X and converted to a digital output voltage by a second transimpedance stage. The transconductance-transimpedance postamplifier offers an improved gain-bandwidth product compared to a conventional voltage gain design [17]. A diode-connected clamp transistor [16], in parallel with the feedback resistor of the final transimpedance stage, limits the output swing and prevents the nonlinearity of the feedback transistor from degrading the transient response. The main benefit of the electrically differential approach over the conventional approach to implementing a two-beam receiver [18], which uses two photodiodes connected in series and requires electrically independent ntype and p-type contacts for all photodiodes, is a simplification of the InGaAs fabrication process (see Section V). The receiver circuit also has better immunity to common-mode voltage noise. The cost is a more complex receiver design with higher power consumption and layout area. However, the small

number of clock channels per chip justifies the additional complexity. Simulations indicate operation to 500 Mb/s at a peak photocurrent of 3.5  $\mu$ A per photodiode but experimental tests were limited in speed by the same problem as the data receiver.

Note that the output chip is clocked using an electrical signal from the word generator (which provides the electrical data input to the system) and that the phase of this signal is adjusted manually to achieve synchronization with the routing chip.

An important design consideration was electrical crosstalk between receivers due to simultaneous switching noise in the analog power supply. Several techniques were used to control crosstalk: approximately 2 pF of gate-oxide decoupling capacitance were included in each pixel to filter the highfrequency supply noise; the decision stage of the receiver circuit, which created most of the switching noise, was given a separate analog power supply to that used by the sensitive front-end and post-amplifier; and a total of 100 external power supply pads were used for the analog supplies to provide acceptably low inductance.

The analog cells have been laid out to fit within a digital standard cell of height 38  $\mu$ m for ease of integration with the digital logic circuitry. The data receiver occupies a width of 117  $\mu$ m including flip-chip pads, power supply rails and decoupling capacitors. The clock receiver occupies a width of 255  $\mu$ m.

#### V. MODULATOR AND PHOTODETECTOR ARRAYS

The III-V semiconductor optoelectronic interface arrays comprise only modulators and detectors. The photodetectors receive the optical inputs and are single ended; that is, a single photodiode is used to detect each channel of information. The optical outputs (modulators) are differential; two diodes are used to "transmit" each channel of information, one carrying the data while the other carries its logical complement. The two diodes in the differential output pair use a common ntype bias voltage and separate digital driver circuits are used to drive the two p-type contacts with the true and complementary data. Compared to the conventional approach of two seriesconnected modulator diodes, this approach reduces switching noise on the modulator bias voltage, but requires larger silicon driver circuits to sink the total photocurrent through each diode of the pair rather than the difference between the two. The modulator bias voltage is separated from the detector bias to avoid electrical crosstalk and to permit separate optimization.

The arrays are fabricated from In(Al,Ga)As strain-balanced multiple quantum well (MQW) p-i-n structures grown by molecular beam epitaxy (MBE). The structures are deposited on GaAs substrates with an intervening buffer layer 2- $\mu$ mthick containing a linear grade in In concentration. The top p<sup>+</sup>-InGaAs contact layer includes Be  $\delta$ -doping to facilitate the formation of low resistance, nonalloyed ohmic contacts. Fuller details of the MBE grown MQW layers have been described in [19]. The processing of the arrays includes: 1) mesa isolation of the individual devices by a two-step wet chemical etch; 2) liftoff of a sputtered gold film with a bilayer photoresist to form nonalloyed contacts to the detectors and modulators (the



(b)

Fig. 10. (a) SEM of a section of the finished InGaAs–GaAs optoelectronic device array showing detail of the modulator (see text). (b) Top view of a section of the device array, showing a modulator mesa (center) and one detector (above).

gold film serves the additional purpose of a high-reflectivity mirror on the modulators); 3) trench isolation of the lower  $n^+$  contact layer to disconnect electrically the modulators and detectors; and 4) overall passivation with PECVD SiO<sub>2</sub>. Fig. 10(a) shows a scanning electron micrograph of a cross section through an array. The isolation trench is located on the left hand side of the picture, the  $n^+$  metallization is left of centre, a detector mesa is on the right, while the overall SiO<sub>2</sub> passivation layer is also clearly visible. Fig 10(b) shows a top view of modulator (middle) and detector mesas with the isolation trench clearly visible. Test diodes fabricated as part of an array indicate turn-on voltages around 0.8 V and reverse saturation currents of less than 10 nA for a mesa with a diameter of ~30  $\mu$ m.

The modulators used in the demonstrator system are designed to operate with the available 5 V. However, there is a clear trend to decreasing voltages being used in the underlying Silicon CMOS, and it would be very desirable to remain compatible with these voltages. Thus modulator design at lower voltages is an important issue, and is also being pursued [20]. The basic physics of the quantum-confined Stark effect determines the electric fields required to change the absorption of a given material (InGaAs MQW's in this case). Thus to reach the same fields with lower voltage requires that the thickness of the region over which the voltage is dropped to be decreased, effectively decreasing the number of QW's. One approach to accommodating this decrease is to make better use of the available absorption by incorporating the active region in an optical cavity [21]. This can be achieved in these devices by incorporating a Bragg mirror stack between the substrate and the diode structure, forming an optical cavity with the back metal mirror. We have modeled the optimum combination of mirror reflectivity and number of quantum wells for different voltages [20]. As the voltage decreases the number of wells is decreased, with an increase in the mirror reflectivity to counteract the loss of absorbing material. The major limitation of this approach is one of device manufacture. For correct operation the wavelength of the absorption peak of the MQW material must be accurately positioned with respect to the resonant wavelength of the optical cavity, which is determined by the cavity length. Modern MBE growth can achieve accuracies of  $\sim 1\%$ . Modeling suggests this would be sufficient to grow devices for the low finesse cavities required for 3.3 V or perhaps 2-V operation, but would be very problematic for operation at lower voltages. To circumvent this problem we are investigating the possibility of postgrowth etching of the cavity thickness to tune the cavity resonance wavelength. More immediately, we are also harnessing this approach to obtain improved modulation performance with the existing 5-V electrical drive.

#### VI. VCSEL ARRAY AND PRINTED CIRCUIT BOARD

The demonstrator switching system includes an  $8 \times 8$  VC-SEL array to provide the input signals. The fabrication of the array of VCSEL's and their drive circuits are described in this section.

## A. VCSEL Structure

The overall design of the VCSEL's is shown in Fig. 11 and is based on dislocation-free strained AlAs–GaAs–InGaAs heterostructures. The MOVPE-grown VCSEL's are designed for top emission at 960 nm and consist of 30.5 pairs of  $\lambda/4$ thick Al<sub>0.9</sub>Ga<sub>0.1</sub>As and GaAs layers for the bottom Bragg mirror and 22 pairs for the top mirror structure. In order to reduce the electrical resistance of the Bragg mirror structure, each interface is linearly graded over a region of 30 nm. To reduce the free carrier absorption, the doping level is increased in the region with low intensity of the standing optical wave and decreased in regions of high light intensity. The total length of the cavity is 270 nm including three central 8-nmwide In<sub>0.13</sub>Ga<sub>0.87</sub>As quantum wells separated by 10 nm wide



Fig. 11. Schematic cross section of the VCSEL design used for the  $8 \times 8$  optical input array.

GaAs barriers. A  $\lambda/2$  thick GaAs contact layer concludes the structure. The individually addressable 8 ×8 (square) arrays were processed on quarter 2-in. wafers. The pitch is 250  $\mu$ m and the overall size of each array, including bonding pads, is 3 × 3 mm<sup>2</sup>. The VCSEL's have 10- $\mu$ m circular aperture diameter. The measured capacitances of the centre VCSEL (of longest wiring) and border VCSEL (of shortest wiring) are calculated to be 3.05 pF and 1.05 pF, respectively.

## B. Electrical and Optical Characteristics

The DC electrical and optical characteristics of the VCSEL array bonded onto their PCB are shown in Fig. 12. The mean threshold current is  $2.6 \pm 0.05$  mA, the mean threshold voltage is  $1.9 \pm 0.01$  V and the output power at 8 mA is  $1.25 \pm 0.02$  mW. The power conversion efficiency is  $6.3 \pm 0.1\%$ . For this chosen array, all the 64 VCSEL's are lasing (100% yield) with an emission wavelength of 956 nm and a maximum wavelength variation across the array of  $\Delta\lambda_{\rm max} = 0.7$  nm at 8 mA of input current. The additional wavelength variation when all VCSEL's are operated simultaneously is expected to be  $\Delta\lambda_{\rm max} = 1.1$  nm, which corresponds to an estimated temperature increase of 17 K, that is caused by a dissipated power of around 600 mW. These wavelength variations are within the tolerance acceptable to the diffractive optical elements.

High-frequency operation of the VCSEL array prebiased at 1.9 V threshold, bonded onto the PCB, was tested with data rates up to 500 Mb/s. Fig. 13 shows the resulting eye diagram measured on an HP54750A digitizing oscilloscope. The eye is clearly open which demonstrates that data rates above 500-Mb/s nonreturn-to-zero (NRZ) are possible with this VCSEL/driver/PCB subsystem. Even without any prebias, the transfer of 250-Mb/s signals is possible. In this case the turn-on delay is 1.6 ns with an estimated maximum contribution of 0.7 ns from the PCB/driver subsystem. The electrical crosstalk can be a potential source for errors when many VCSEL's on the PCB/driver assembly are operated simultaneously, however this was found to be negligible. The measured optical intensity fluctuations induced by the modulation of one VCSEL on the output power from a neighboring VCSEL operated at a constant current of 8 mA was measured to be below 10% and further measurements show that the observed crosstalk originates from the parallel



Fig. 12. Electrical and optical characteristics of the VCSEL array, as bonded onto the PCB.

 $\begin{tabular}{llll} TABLE III \\ TARGET SPECIFICATIONS OF THE 8 <math display="inline">\times$  8 VCSEL Array Required for the Demonstrator and Operating Characteristics of the Array Mounted in the PCB/Driver Subsystem \\ \end{tabular}

|                  | Target            | VCSEL Array for | Best Result            |  |
|------------------|-------------------|-----------------|------------------------|--|
|                  | Specification     | Demonstrator    |                        |  |
| Δλ               | < 1%              | < 0.1%          | < 0.017%               |  |
| P <sub>max</sub> | > 1 mW            | > 2.4 mW        | >4.5 mW                |  |
| I <sub>th</sub>  | < 8 mA            | 2.6 mA          | 1.0 mA                 |  |
| Vth              | < 3V              | 1.9V            | 1.4 V                  |  |
| f <sub>mod</sub> | >250 Mbit/s       | 500 Mbit/s      | >3 Gbit/s small signal |  |
| yield            | >90% within array | 100%            | 100%                   |  |



1 10.0 mV/div 12.0 mV

Fig. 13. Eye diagram of the VCSEL/PCB subsystem operated at 500-Mb/s NRZ.

wiring on to PCB. Since the chosen VCSEL had the longest parallel wiring on the driver PCB and VCSEL array, these measurements represent the worst case. Table III summarizes the target specifications and the measured characteristics of the VCSEL array in the PCB/driver subsystem. The assembly exceeds all of the system specifications.

The fabrication of larger, and/or more dense, VCSEL arrays may require close integration with external silicon drive circuits by such techniques as flip-chip bonding to minimize crosstalk between the power lines to each device. Such integra-



Fig. 14. Cross section showing the VCSEL/PCB subsystem, including the heatsink and mounting arrangement.

tion is being actively explored for possible future exploitation by a number of research groups.

## C. PCB and VCSEL Drivers

The VCSEL array is mounted on an intermediate sapphire substrate, itself fixed on the PCB, as shown in Fig. 14. To design the circuitry on the PCB, the VCSEL is modeled as a 105- $\Omega$  resistance at the current versus voltage (*I*–*V*) operating points (2.4 mA, 1.85 V) and (8.0 mA, 2.44 V). Using this model, a simple passive impedance two-port network has been designed to provide a match between the specified 50- $\Omega$  digital signal generator and the VCSEL load. This gives a compromise between maximum bandwidth and a minimum

sensitivity to the dispersion in the VSCEL characteristics over the array. The PCB is 109 mm long and 62 mm wide and is attached to the slotted baseplate by means of an adjustable mount. If we assume that 0 and 1 have the same probability of appearing in the signals, the heat dissipation is 0.77 W for the VCSEL array and 6.14 W for the PCB (6.91-W total). In the worst case (maximum dissipation, each diode emits all the time) we expect 1.25 W for the VCSEL array and 8.50 W for the PCB (9.75 W total). We have designed a heat sink that locates close to the back plane (= ground plane) of the PCB. A temperature sensor (PT100) is included in order to achieve feedback and be able to regulate the temperature. This is accomplished with the aid of a Peltier element incorporated into the heatsink.

## VII. CONCLUSION

The system demonstrator described here brings together the full set of technologies required to take advantage of the potential of free-space optical interconnects. Detailed designs of all components have been completed and this permits us to draw some important conclusions.

Firstly, we have shown the feasibility of operating an optoelectronic system incorporating an optical input to a single silicon chip in the terabits per second domain. The designed system not only considers the hybrid OE-VLSI chip itself, as has already been investigated by other researchers, but also includes a practical infrastructure whereby the full performance can be demonstrated and assessed. As a design process alone this has proven to be an extremely valuable exercise, in advance of the later phase of this work in which experiments will aim to confirm the predictions of the various simulations.

Secondly, this study has acted as a driver for a number of important optoelectronic and optical technologies. An  $8 \times 8$  VCSEL array capable of providing a 16-Gb/s electronic-to-optical interface has been developed and has been measured as satisfying numerous other system requirements, particularly with respect to array uniformity. New microoptical and diffractive optical elements have been fabricated along with compound lenses designed to handle large arrays of optical signals over the required fields of view (~18 mm). Novel beam-splitters have been designed and successfully tested; and the challenge of providing a compact stable optomechanical assembly has been addressed. The development of our InGaAs modulator arrays has permitted the evaluation of improved (simplified) fabrication processes, suited to arrays of this size.

Finally the various constraints imposed by distributing optical interfaces across a conventional CMOS chip have been addressed. This latter has led to the development of low-power receivers with novel designs and a study of the impact of embedding large numbers of such sensitive analogu circuits with digital microelectronics. From this, we have concluded that the major factors limiting the communication capacity of this optoelectronic interconnect system are the constraints associated with the receiver designs. Combining sensitive analog electronics with digital circuitry in such close proximity is always going to be a challenge. In this system, with the limitation of using only a two-metal silicon process, the need to minimize: 1) voltage drop along the receiver power supply rails and 2) switching noise appearing on the analog power supply has proven particularly problematic. However, these are not fundamental difficulties and the use of present generation CMOS technology, with multiple metal layers and substantially smaller feature sizes, immediately remove these constraints. Another parameter that is greatly improved by the move to silicon with smaller feature sizes is the receiver power dissipation. In the designed system, the power dissipated by each receiver was ~2.5 mW, corresponding to an overall power demand of  $10 \text{ W} (\text{Tb/s})^{-1}$ . This was close to the limit of what could be easily dissipated. A study of the impact of size scaling on power consumption [22] has shown that as feature sizes drop toward 0.1  $\mu$ m so the electrical power consumption of the receivers also drops, giving the prospect for optical input at the level of 0.3 W (Tb/s)<sup>-1</sup> although, beyond this point, physical limitations on transistor performance will limit further improvement in this metric. Similar studies by other authors support this trend [23], [24]. It is worth noting that the operating speed per channel scales in line with the decreasing technology size even if there is no further improvement in photodiode capacitance from the values quoted above. A likely future implementation of a 1-Tb/s interface in a 0.1- $\mu m$ technology would be in the form of 256 channels of 4 Gb/s per channel. A system with 4096 channels, such as the one described here, is therefore potentially capable of significantly higher bandwidths. The detailed study referred to above [22] indicates that the performance of the electronic receiver is unlikely to be the limiting factor for bandwidths well in excess of 1 Tb/s. This illustrates one of the attractive features of using optical techniques to solve the interconnect problems of the future.

Another parameter that will increase with time is clock frequency. The SIA Roadmap [1] predicts off-chip data rates for application-specific integrated circuits to rise to over 1.5–3.0 GHz by 2012. This is well within the capability of the optoelectronic interface devices developed as part of this study. The desire to communicate off-chip at whatever clock frequency the silicon is operating can not only be satisfied by these optical methods but becomes progressively easier to satisfy as the silicon technology itself improves.

The system that we have developed as a focus for this research, corresponding to the switching fabric of a crossbar interconnect, is not intended to be a complete architecture in its own right. Nonetheless, the completion of its design and the assessment of the critical components illustrates the manner in which the enormous capacity of free-space optical interconnects might be exploited in realistic high-performance systems of the future.

#### ACKNOWLEDGMENT

The authors acknowledge the contributions made by A. J. Waddie, G. R. Smith, and N. Ross to this paper. In addition, the authors would like to thank their colleagues in the other projects of the European Commission MEL-ARI OPTO Cluster for useful discussions.

#### References

- [1] Semiconductor Industry Association, "The national technology roadmap for semiconductors," San Jose, CA, 1997.
- [2] B. Smith "Interconnection networks for shared memory parallel computers," in *Proc. 2nd Int. Conf. Massively Parallel Processing Using Optical Interconnects*, IEEE Comput. Soc., 1995, pp. 255–256.
- [3] D. A. B. Miller and H. M. Ozaktas "Limit to the bit-rate capacity of electrical interconnects from the aspect ratio of the system architecture," *J. Parallel Distrib. Comput.*, vol. 41, no. 1, pp. 42–52, 1997.
- [4] Texas Instruments, Incorporated. (1998, Oct.). "Texas Instruments delivers world's first 2.5 Gbit/s transceiver core for CMOS ASIC's," [On-line]. Available HTTP: http://www.ti.com/sc/docs/ news/1998/98080a.htm
- [5] A. L. Lentine, D. J. Reiley, R. A. Novotny, R. L. Morrison, J. M. Sasian, M. G. Beckman, D. B. Buchholz, S. J. Hinterlong, T. J. Cloonan, G. W. Richards, and F. B. McCormick, "Asynchronous transfer mode distribution network by use of an optoelectronic VLSI switching chip," *Appl. Opt.*, vol. 36, no. 8, pp. 1804–1814, 1997.
- [6] A. L. Lentine, K. W. Goossen, J. A. Walker, J. E. Cunningham, W. Y. Jan, T. K. Woodward, A. V. Krisnamoorthy, B. J. Tseng, S. P. Hui, R. E. Leibenguth, L. M. F. Chirovsky, R. A. Novotny, D. B. Buchholz, and R. L. Morrison, "Optoelectronic VLSI switching chip with greater than 1 Tit/s optical I/O bandwidth," *Electron. Lett.*, vol. 33, no. 10, pp. 894–895, 1997.
- [7] F. E. Kiamilev, R. G. Rozier, and A. V. Krisnamoorthy "Smart pixel IC layout methodology and its application to photonic page buffers," *Int. J. Optoelectron.*, vol. 11, no. 3, pp. 199–215, 1997.
  [8] A. G. Kirk, W. A. Crossland, and T. J. Hall, "A compact and scaleable
- [8] A. G. Kirk, W. A. Crossland, and T. J. Hall, "A compact and scaleable free-space optical crossbar," in *Proc. IEE Third Int. Conf. Holographic Systems, Components and Applications*, London, U.K., 1991, pp. 137–141.
- [9] M. Goodwin, A. Moeley, M. Kearley, R. Morris, C. Kirby, J. Thompson, R. Goodfellow, and I. Bennion, "Opto-electronic component array for optical interconnection of circuits and subsystems," *J. Lightwave Technol.*, vol. 9, pp. 1639–1644, 1991.
- [10] M. P. Y. Desmulliez, P. W. Foulk, and M. R. Taghizadeh, "Optical clock distribution for multichip module," *Opt. Rev.*, 1996, pp. 160–163.
- [11] S. J. Fancey, M. R. Taghizadeh, G. S. Buller, M. P. Y. Desmulliez, and A. C. Walker, "Optical components of the smart-pixel opto-electronic connection (SPOEC) project," in *Proc. SPIE Optics in Computing '98*, P. Chavel, D. A. B. Miller, H. Thienpont, Eds., 1998, vol. 3490, pp. 370–373.
- [12] F. B. McCormick, F. A. P. Tooley, J. L. Brubacker, J. M. Sasian, T. J. Cloonan, A. L. Lentine, R. L. Morrison, R. J. Crisci, S. L. Walker, S. J. Hinterlong, and M. J. Herron, "Optomechanics of a free-space photonic switch: The system," *Proc. SPIE*, vol. 1533, pp. 97–114, 1991.
- [13] D. T. Neilson, S. M. Prince, D. A. Baillie, and F. A. P. Tooley, "Optical design of a 1024-channel free-space sorting demonstrator," *Appl. Opt.*, vol. 36, no. 35, pp. 9243–9252, 1997.
- [14] D. J. Reiley and J. M. Sasian, "Optical design of a free-space photonic switching system," *Appl. Opt.*, vol. 36, no. 19, pp. 4497–4504, 1997.
  [15]A. Thelen, "Non-polarizing edge filters," *J. Opt. Soc. Amer.*, vol. 71, no. 3, pp. 309–314, 1991.
- [15] A. V. Krishnamoorthy, T. K. Woodward, K. W. Goossen, J. A. Walker, A. L. Lentine, L. M. F Chirovsky, S. P. Hui, B. Tseng, R. Leibenguth, J. E. Cunningham, and W. Y. Jan, "Operation of a single-ended 550 Mbit/s, 41fJ, hybrid CMOS/MQW receiver-transmitter," *Electron. Lett.*, vol. 32, no. 8, pp. 764–766, 1996.
- [16] M. G. Forbes and A. C. Walker, "Wideband transconductancetransimpedance post-amplifier for large photoreceiver arrays," *Electron. Lett.*, vol. 34, no. 6, pp. 589–590, 1998.
- [17] T. K. Woodward, A. V. Krishnamoorthy, A. L. Lentine, K. W. Goossen, J. A. Walker, J. E. Cunningham, W. Y. Jan, L. A. D'Asaro, L. M. F. Chirovsky, S. P. Hui, B. Tseng, D. Kossives, D. Dahringer, and R. Leibenguth. "1-Gb/s two-beam transimpedance smart-pixel optical receivers made from hybrid GaAs MQW modulators bonded to 0.8 μm silicon CMOS," *IEEE Photon. Technol. Lett.*, vol. 8, no. 3, pp. 422–424, 1996.
- [18] D. T. Neilson, L. C. Wilkinson, D. J. Goodwill, A. C. Walker, B. Vogele, M. McElhinney, F. Pottier, and C. R. Stanley, "Effects of lattice mismatch due to partially relaxed buffer layers in InGaAs/AlGaAs strain balanced quantum well modulators," *Appl. Phys. Lett.*, vol. 70, no. 15, pp. 2031–2033, 1997.
- [19] D. Byrne, P. Horan, and J. Hegarty, "Optimization of InGaAs MQW modulator structures operating with 5 V or less modulation," in *Optics* in Computing '98, P. Chavel, D. A. B. Miller, and H. Thienpont, Eds., *Proc. SPIE*, vol. 3490, pp. 389–392, 1998.

- [20] G. Boyd and G. Livescu, "Electro-absorption and refraction in Fabry–Perot quantum well modulators: A general discussion," *Opt. Quantum Electron.*, vol. 24, pp. S147–S165, 1992.
- [21] M. G. Forbes, "Electronic design issues in high-bandwidth parallel optical interfaces to VLSI circuits," Ph.D. dissertation, Heriot-Watt Univ., 1999.
- [22] D. A. Van Blerkom, C. Fan, M. Blume, and S. C. Esener, "Transimpedance receiver design optimization for smart pixel arrays," J. Lightwave Technol., vol. 16, pp. 119–126, Jan. 1998.
- [23] A. V. Krishnamoorthy, D. A. B. Miller, "Scaling optoelectronic-VLSI circuits into the 21st century: A technology roadmap," *IEEE J. Select. Topics Quantum Electron.*, vol. 2, pp. 55–76, Apr. 1996.



Andrew C. Walker was born in Harrow, England on June 24, 1948. He received the B.A. degree in physics, the M.Sc. degree in quantum electronics, and the Ph.D. degree in physics from Essex University, Exssex, U.K., in 1969, 1970, 1972, respectively.

His Ph.D. research included the first observation of the photon drag effect in semiconductors. From 1972 to 1974, he was a National Research Council of Canada Postdoctoral Fellow with the Laser and Plasma Group, Ottawa, and worked on the gener-

ation and detection of picosecond 10- $\mu$ m wavelength pulses. Following a year as a U.K. Science Research Council Fellow, he joined the U.K. Atomic Energy Authority, Culham Laboratory, in 1975 to work on the application of lasers within the fusion research programme. In 1983, he joined Heriot-Watt University, Edinburgh, Scotland, U.K., where he is currently Professor of Modern Optics in the Physics Department, studying optoelectronic devices and optical interconnects, and their applications to free-space digital optical processing. He is currently Coordinator of the Scotland-based Centre for Integrated Optoelectronic Systems (CIOS) and of a European optical interconnects project (SPOEC). These multi-institute programs target the construction of digital optical processing and switching demonstrator systems and exploit a wide range of semiconductor optoelectronics and optical/optomechanical technologies. He has published over 180 scientific papers and letters.

Prof. Walker is a Fellow of the Royal Society of Edinburgh, Scotland, U.K., and serves on its Council. He is also a Fellow of the U.K. Institute of Physics, and was Secretary to its Quantum Electronics Group in 1982–1985 and Chairman of the Scottish Branch in 1993–95.

**Marc P. Y. Desmulliez** (A'96) received the French Diploma of electrical engineering of the Ecole Superieure d'Electricite of Paris in 1987 and received the Ph.D. degree in optical computing, from the Department of Physics, Heriot-Watt University, Edinburgh, Scotland, U.K., in 1995.

He is currently a Lecturer in the Department of Computing and Electrical Engineering. His research interests are in the design and performance analysis of optoelectronic systems, system level integration and fabrication and design of MOEMS. He is a committee member of the IEE Professional Group PG13 (optical technology), which aims to promote optoelectronics among the electrical engineering community and the general public at large.

Dr. Desmulliez is a U.K. Chartered Physicist and Chartered Engineer.

Mark G. Forbes was born in Kilmarnock, Scotland, U.K., in 1973. He received the B.Eng. (Hons.) degree in electronics and physics from the University of Edinburgh, Edinburgh, Scotland, U.K., in 1995. Between 1995 and 1998 he was working toward the Ph.D. degree at Heriot-Watt University, Edinburgh, Scotland, U.K., where his research has focused on the design of photoreceiver circuits in large arrays. He has recently accepted a position with Cadence Design Systems in Livingston, Scotland, U.K.

His current research interests include mixed-signal and analog VLSI circuit design.



Stuart J. Fancey was born in Edinburgh, Scotland, U.K., in 1967. He received the B.Sc. (Hons) degree in physics from the University of St. Andrews, Scotland, U.K., in 1989 and the M.Sc. and Ph.D. degrees from Heriot-Watt University, Edinburgh, Scotland, U.K., in 1992 and 1996, respectively.

His thesis work concerned the development of semiconductor single-photon avalanche detectors for telecommunication wavelengths and their application to the study of quantum-well systems using time-resolved photoluminescence techniques.

Since 1996, his research interests have been in the field of optical design for optoelectronic interconnects and he is currently employed as a Research Associate in the Department of Physics at Heriot-Watt University working on optoelectronic interconnect demonstrator systems.

Dr. Fancey is a member of the Institute of Physics and the Optical Society of America.



**C. R. Stanley** received the degree with 1st Class Honors in electronic engineering from the University of Sheffield, Sheffield, U.K., in 1966 and the Ph.D. degree from the University of Southampton, Southampton, U.K., in 1970 for research into the nonlinear optical properties of semiconductors.

He joined the Department of Electronics and Electrical Engineering at the University of Glasgow in 1972 as a Research Fellow, and was subsequently appointed Lecturer (1974), Senior Lecturer (1982), Reader (1989) and Personal Professor (1992). He

was responsible for establishing the Glasgow research activity into the molecular beam epitaxy (MBE) of III–V semiconductors in 1977, and since then has been author or co-author of over 85 papers on MBE and related topics. He spent six months from October 1997 on industrial secondment with Motorola in East Kilbride, under a scheme financed by the Royal Academy of Engineering.

Prof. Stanley is a member of the Institute of Physics and the Institution of Electrical Engineers, and serves on the Faculty Management Committee and the EPSRC Functional Materials College.

**Gerald S. Buller** was born in Glasgow, Scotland, U.K., on January 16, 1965. He received the B.Sc. degree in natural philosophy from the University of Glasgow, Glasgow, Scotland, U.K., in 1986 and the Ph.D. degree in physics from Heriot-Watt University, Edinburgh, Scotland, U.K., in 1989.

He has been a Lecturer in the Department of Physics, Heriot-Watt University, since 1990. His research interests mainly concentrate in applications of photon-counting technology, including time-resolved photoluminescence and time-of-flight optical ranging, specifically in the use of semiconductor single-photon avalanche diodes at infrared wavelengths, up to and including 1.55  $\mu$ m. His other research interests include optical thin-film multilayer coatings, particularly the design, growth and characterization of structures grown by ion-assisted deposition.

**Giovanni Pennelli** was born on October 23, 1967, in Lucca, Italy. He received degree (*cum laude*) in electronic engineering with a thesis on "models and Applications Of Quantum Electronic Devices," in 1992. After compulsory National Service in 1993, he returned to the University of Pisa, Pisa, Italy, and received the Ph.D. degree for a thesis entitled "new Materials for a Silicon-Based Optoelectronics," in 1997.

He moved to the University of Glasgow, Glasgow, U.K., in April 1997 to work as a Research Assistant in the MBE group. In particular he deals with optoelectronic device fabrication and process development of III–V semiconductor as part of the European ESPRIT project SPOEC (Smart Pixel OptoElectronic Connection).



Mohammad R. Taghizadeh received the B.Sc. degree in physics (with highest honors) from Mashhad University, Iran, in 1977, the M.Sc. degree in optoelectronics from Essex University, U.K., in 1978 and the Ph.D. degre in physics from Heriot-Watt University, Edinburgh, Scotland, U.K., in 1982.

He is currently a Reader in Physics at Heriot-Watt University and is in charge of the Diffractive and Micro-optics Research Group at the Department of Physics. He has published over 180 papers and holds several patents on various areas of lasers and

optoelectronics, optical computing and diffractive and microoptics. Dr. Taghizadeh is a member of the Optical Society of America.



Adam R. Boyd was born in 1971 in Paulton, Bath, U.K. He the degree in materials science and engineering and the Ph.D. degree entitled "Argon Ion Laser Modified and Monitored Chemical Beam Epitaxy of GaAs, AlGaAs and InGaAs," from the University of Liverpool, Liverpool, U.K., in 1992 and 1997, respectively.

In 1996, he moved to the MBE Research Group at the University of Glasgow, Glasgow, U.K.

His main research interests lie in the design and processing of optoelectronic devices and the MBE

growth of GaAs, AlGaAs, and InAlGaAs structures for such devices.

**Paul Horan** received the B.Sc. degree in experimental physics from University College, Galway, U.K., in 1984 and the Ph.D. degree in physics from Trinity College, Dublin, Ireland, in 1988 for a thesis on nonlinear optics.

Following a year as a Visiting Researcher at Hitachi Central Research Laboratories, Tokyo, Japan, he returned to join the staff of the Hitachi Dublin Laboratories at Trinity College. In 1997, he joined the Dublin Institute of Technology as Assistant Head of the School of Physics where he continues to pursue interests in optical computing, optical interconnects and Fabry–Perot modulators in association with staff at Trinity College.



Julian A. B. Dines was born in Glasgow, Scotland, U.K., in 1969. He received the B.Sc. (Hons.) degree in physics with electronics in 1992 and the M.Sc. degree in computer science in 1994, both from the University of Manchester, Manchester, U.K., and the Ph.D. degree in 1997 for his thesis "Optoelectronic Computing: Interconnects, Architectures and A Systems Demonstrator," from Heriot-Watt University, Edinburgh, Scotland, U.K.

He is currently a Lecturer in the Department of

Computing and Electrical Engineering at Heriot-Watt University in Edinburgh, Scotland, U.K. He works in the Microsystems Group and his research interests include: optoelectronic interconnects, parallel and high-performance computer architectures, high-speed VLSI design (Si and GaAs; digital and mixed-signal), and system-level integration/system-on-chip design.



**Declan Byrne** was born in Carlow, Ireland, on August 11, 1973. He received the B.Sc degree in experimental physics from University College, Dublin, Ireland, in 1996, and is currently working toward the Ph.D. degree in physics from Trinity College, Dublin, and is funded by a Forbairt research scholarship and ESPRIT.

His current research activities include Electroabsorption modulators and semiconductor microcavities for optical interconnects.

Mr. Byrne is a student member of the IOP.



**John Hegarty** received the Ph.D. degree in physics from University College, Galway, Ireland, where his thesis concerned the luminescence of rare earth doped manganese fluoride, in 1976.

From 1977 to 1980, he was with the Solid State Spectroscopy Group at the University of Wisconsin, Madison. From 1980 to 1986 he was Member of the Technical Staff, AT&T Bell Laboratories, Murray Hill, NJ, where he performed research in optical semiconductors, glasses, optical fibers and magnetooptical waveguides. In 1986, he became Professor

of Laser Physics, Trinity College, Dublin, Ireland, where he is also head of Semiconductor Optoelectronics Group. His current research activities include spontaneous emission processes in semiconductor microcavities, optical computing and optical neural networks, excitons in wide bandgap II–VI quantum structures, lasing action II–VI materials, semiconductor diode laser physics and new applications. In 1989, he became Technical Director, Optronics Ireland, the Irish National Research Programme in Optoelectronics and from 1992–1995 served as Head of Department of Physics, Trinity College, Dublin, Ireland. Since 1996, he has been Dean of Research at Trinity College.

Prof. Hegarty is a Member of the American Physical Society, the Optical Society of America and a Fellow of the Institute of Physics.





Alain Gauthier was born in Paris, France, in 1950. He received the degree of "diplôme d'ingénieur de l'institut National de Sciences Appliques de Rennes" in 1975.

He is currently a Professor of microelectronics. His research interests include both analog and digital electronics and particulary the design of sigma-delta analog-to-digital converters.

**Philippe Benabes** (M'98) was born in Nice, France, in 1967. He received the degree of "diplôme d'ingnieur de l'Ecole Centrale Paris" in 1989.

From 1989 to 1991, he worked for Thomson Sintra ASM as a board designer. He received the Ph.D. degree in 1994 for the work "wideband bandpass SD converters."

He is currently professor of electronics at SUPELEC. His research interest include both analog and digital electronics and particulary the design of bandpass sigma–delta analog-to-digital converters.



**Sven Eitel** was born in Tübingen, Germany, in 1968. He received the Dipl.-Phys. degree from the University of Karlsruhe, in 1995 and is currently working toward the Dr.-Ing. degree in the Optoelectronics Group at the Swiss Center for Electronics and Microtechnology (CSEM) in Zurich, Switzerland.

His main research interests are the design, fabrication, and characterization of VCSEL arrays.



Jean-Louis Gutzwiller was born in Mulhouse, France, on February 28, 1962. He received the "Diplôme d'Ingnieur" from the "Ecole Suprieure d'Electricit," in 1985.

He joined the Department of Electronics, Ecole Suprieure d'Electricit, Campus de Metz, in 1986. He has conducted research in instrumentation design.



Hans-Peter Gauggel was born in Sigmaringen, Germany, in 1966. He received the Dipl.-Phys. degree and the Dr. rer. nat. degree, both in physics, from the University of Stuttgart, Germany, in 1993 and 1998, respectively.

His graduate research work involved the design, processing and characterization of GaInP–AlGaInP DFB lasers.

Dr. Gauggel is a member of the Optoelectronics Group at the Swiss Centre for Electronics and Microtechnology (CSEM), Zurich, Switzerland, where

he is working on the development and fabrication of GaAs-based VCSEL's and VCSEL arrays.

**K.-H. Gulden** received the diploma and Ph.D. degree in applied physics from the University of Erlangen-Nürnberg, Germany, in 1990 and 1994, respectively.

After joining the Paul Scherrer Institut, Zurich, Switzerland, he worked on the development of vertical-cavity surface-emitting lasers and integrated optoelectronic integrated circuits for applications in sensors, biochemical analysis, and optical interconnects. His expertise includes epitaxial growth, semiconductor processing and laser physics. Over 50 technical publications and three patents have accompanied this work. He is head of the Optoelectronic Device Section at the Centre Suisse d'Electronique et de Microtechnique SA (CSEM) in Zurich, Switzerland.



**Michel Goetz** was born in Saint Mihiel, France, on April 23, 1961. He entered the Ecole Normale Suprieure de Cachan, France, in 1980, received the M.Sc. degree from the University of Paris 6, France, in 1982 and the Ph.D. degree from the University of Metz, France in 1994.

He became a Professeur Agrg in 1984. He was appointed Professor of Physics at the Ecole Suprieure d'Electricit in 1985 and became Deputy Delegate for Research & Industrial Relations in 1998. His current research includes nonlinear optics

and optical interconnects.

Prof. Goetz is a member of the Optical Society of America and the Optical Society of France.